## V: Sequential Logic: State Machines

## 1: The State Machines

- Suppose that your are asked to designed a system that lights a pair of LEDs in the following sequence, which your will recognize as a two-bit binary counter.
- The system advances from one state to the next at every clock edge.

| LED A          | LED B |  |
|----------------|-------|--|
| 0              | 0     |  |
| 0              | 1     |  |
| 1              | 0     |  |
| 1              | 1     |  |
| then repeating |       |  |
| 0              | 0     |  |
| 0              | 1     |  |
| etc            |       |  |

- The fundamental shape of this system is the state machine. Two D-type flip-flop can store the state of the outputs, and a function of these outputs is fed back to the input, to form the new outputs after the next clock edge.
- We use the following way to deduce what the function is:

| Current state before clock edge |       | New state after clock edge |                    |
|---------------------------------|-------|----------------------------|--------------------|
| LED A                           | LED B | LED A <sub>N</sub>         | LED B <sub>N</sub> |
| 0                               | 0     | 0                          | 1                  |
| 0                               | 1     | 1                          | 0                  |
| 1                               | 0     | 1                          | 1                  |
| 1                               | 1     | 0                          | 0                  |

- ullet From this, we can find that  $B_N=ar{B}$  and  $A_N=A\oplus B$
- Then we can build the circuit:



## 2: Example\_1

• Design a two-bit counter which omit "0", (3,2,1,3,2,1...)

| Current state |   | New state      |                |
|---------------|---|----------------|----------------|
| Α             | В | A <sub>N</sub> | B <sub>N</sub> |
| 1             | 1 | 1              | 0              |
| 1             | 0 | 0              | 1              |
| 0             | 1 | 1              | 1              |

ullet The we find that  $A_N=B$  and  $B_N=\overline{A.B}$ 



• Noted that we use the NAND gate instead of OR-EXCLUSIVE gate, cause when A and B are both logic '0', it will advance to A=0 and B=1 next clock edge, then will be correct. However if it is

## 3: Example\_2

• Design a system that generates 3,2,1,0,3,2,1,0

| LED A          | LED B |  |
|----------------|-------|--|
| 1              | 1     |  |
| 1              | 0     |  |
| 0              | 1     |  |
| 0              | 0     |  |
| then repeating |       |  |
| 1              | 1     |  |
| 1              | 0     |  |
| etc            |       |  |

• No OR-EXCLUSIVE

| Current state |   | New state      |                |
|---------------|---|----------------|----------------|
| Α             | В | A <sub>N</sub> | B <sub>N</sub> |
| 1             | 1 | 1              | 0              |
| 1             | 0 | 0              | 1              |
| 0             | 1 | 0              | 0              |
| 0             | 0 | 1              | 1              |

ullet We can find that  $A_N=ar{A}.ar{B}+A.B$  and  $B_N=ar{B}$ 

• We use the last one cause it have less gates and types of functions.

